BridgeSwitch Tips, Techniques and Troubleshooting Guide

Introduction

The BridgeSwitch™ family of integrated half-bridges dramatically simplifies the development and production of high-voltage inverter driven 2- or 3-phase PM or BLDC motor drives. It incorporates two high-voltage N-channel power FRED FETs with low and high-side drivers in a single small-outline package. The internal power FRED FETs offer ultra-soft and ultrafast diodes ideally suited for hard switched inverter drives. Both drivers are self-supplied eliminating the need for an external auxiliary power supply. BridgeSwitch provides a unique instantaneous phase current output signal simplifying implementation of sensor-less control schemes. The low-profile, compact footprint surface mount package offers extended creepage distances and allows heat sinking of both power FRED FETs through the printed circuit board.

BridgeSwitch offers internal fault protection functions and external system level monitoring. Internal fault protection includes cycle-by-cycle current limit for both FRED FETs and two level thermal overload protection. External system level monitoring includes DC bus sensing with four undervoltage levels and one overvoltage level as well as driving external sensors such as an NTC. The bi-directional bussed single wire status interface reports observed status changes.

Typical applications include pumps for dishwashers or washing machines, refrigerator compressors, ceiling fans or fans in high efficiency air conditioners.

Scope

The application note provides answers to common BridgeSwitch technical questions, including:

- Optimum Device Placement for Best Thermal Performance
- External Device Supply
- Composite DC Bus Monitoring
- Hardware Based Motor Inrush Current Limiting (soft-start)
- Complementary PWM Signal Operation
- PWM Signal Polarity Inverter for High-side /INH Input
- Inverter Inhibit Function
- Determining Operating Junction and PCB Temperature

A Troubleshooting Guide at the end of the document provides suggestions how to address possible inverter misbehavior.

Other Technical Support Documents

- BridgeSwitch Family Data Sheet
- AN-80: BridgeSwitch FAULT Communication Interface
- UL Informative Report IEC 60335-1 and IEC 60730-1
- DER-653: 300 W 3-phase Inverter Development Platform With BridgeSwitch and LinkSwitch™-TN2
- DER-654: 300 W 3-phase Stand-alone Inverter With BridgeSwitch
- DER-749: 40 W 3-phase Fan Reference Design With BridgeSwitch and LinkSwitch-TN2

All documents are available for download at www.power.com: https://motor-driver.power.com/products/bridgeswitch-family/bridgeswitch/

Figure 1. Typical 3-Phase Inverter Schematic (BRD126X).
Optimum Device Placement for Best Thermal Performance

PCB layout plays an important role in the thermal performance of 3-phase inverter designs employing BridgeSwitch ICs. Its InSOP-24C package has two exposed pads, which facilitate heat transfer from the power switches to the printed circuit board (PCB). They are marked HD and HB as shown in Figure 2.

The arrangement of the three devices and the distance between them, the size of the copper clad areas connected to the exposed pads, and the thickness of the copper all impact thermal performance. Placing the devices in a triangular configuration can lower device temperature significantly compared to a linear configuration while reducing temperature variation between devices at the same time. The advantage of the triangular configuration becomes more prominent in higher density designs.

Figure 2. InSOP-24C (Bottom View).

Figure 3 depicts three possible device arrangements. The two triangular configurations include an equilateral triangle (Triangular A) or an isosceles triangle (Triangular B). Distance D between devices determines the density of a given layout. Each exposed pad connects to a copper clad area A on the PCB for improved heat transfer.

Figure 3. Linear and Triangular A and B Device Configurations (Bottom Layer).
Figure 4 plots average rise of device temperature above ambient temperature comparing the three different PCB layout configurations (refer to Figure 3) over copper clad area A and device distance D. The PCB material is FR4 laminate with a copper thickness of 70 μm (610 g/m²). It has two layers with a copper clad area A each on both sides for further improved heat transfer. The effective total area is therefore 2 × A. Both layers connect through thermal vias, which reside directly underneath the exposed pads of the InSOP-24C package and have an outer diameter of 0.8 mm and an inner diameter of 0.5 mm. A controlled current forward biases both FREDFET recovery diodes of each BridgeSwitch BRD1265C device to impose a fixed dissipation of 0.75 W per diode. The resulting total package dissipation is 1.5 W.

Table 1 summarizes test results with a PCB copper area A = 600 mm² each per layer.

<table>
<thead>
<tr>
<th>Device Distance D</th>
<th>17 mm</th>
<th>25 mm</th>
</tr>
</thead>
<tbody>
<tr>
<td>Average Temperature Rise Linear Configuration (A = 600 mm²)</td>
<td>63.8 °C</td>
<td>56.9 °C</td>
</tr>
<tr>
<td>Average Temperature Rise Triangular A Configuration (A = 600 mm²)</td>
<td>55.1 °C</td>
<td>51.8 °C</td>
</tr>
<tr>
<td>Average Temperature Rise Triangular B Configuration (A = 600 mm²)</td>
<td>50.8 °C</td>
<td>48.4 °C</td>
</tr>
</tbody>
</table>

Table 1. Average Temperature Rise above Ambient Temperature with A = 600 mm² Per Layer Copper Clad Area.

Both triangular configurations reduce significantly average device temperature rise compared to the linear configuration. For a device distance D=25 mm and copper clad area A=600 mm², Triangular A configuration reduces average device temperature rise by 5.1 °C and Triangular B configuration reduces the average temperature rise by 8.5 °C compared to the linear configuration. For a device distance D=17 mm and A=600 mm², the average temperature rise is 8.7 °C lower for Triangular A and 13.0 °C lower for Triangular B, respectively, compared to the linear configuration. Note, that both triangular configurations still have a lower device temperature rise in a more dense design with D=17 mm compared to the linear configuration in a less dense design with a device distance D=25 mm.

Figure 5 depicts thermal device scans for both triangular configurations and the linear configuration with a PCB per layer copper clad area of A=600 mm² and a device distance D=17 mm at 1.5 W total dissipation in the package.

Both triangular configurations result in a more equal temperature distribution of the three BridgeSwitch devices compared to the linear configuration. For Triangular B, the temperature difference between all three devices is only 2.2 °C. This compares to 4.5 °C temperature difference between all devices in the linear configuration with the center device operating at the highest temperature.
External Device Supply

BridgeSwitch ICs offer self-supplied operation. This allows using a simplified auxiliary power supply with only one output rail to power the system micro-controller. However, in some circumstances it may be beneficial to supply the device externally. For example, when a given specification requires a very low no-load input power or to increase the power throughput by eliminating the power dissipation associated with internal self-supply.

Figure 6 depicts the recommended circuit for supplying the device externally. Both, the BPL and the BPH supply pins have internal shunt regulators, which clamp the BPL pin to \( V_{\text{BPL(OFF)}} \) and the BPH pin to \( V_{\text{BPH(OFF)}} \) when an external supply \( V_{\text{SUP}} \) provides sufficient supply current.

\[
V_{\text{SUP}} > V_{\text{BPH(OFF)}} + V_{\text{BPH(SSHUT)}} = 0.65 \, \text{V} + 16.1 \, \text{V} = 16.75 \, \text{V} \text{ (for example 17 V)}
\]

\[
R_{\text{SH}} < \frac{V_{\text{SUP}} - V_{\text{BPH(SSHUT)}}}{I_{\text{SUP}}} = \frac{17 \, \text{V} - 16.1 \, \text{V}}{1.5 \, \text{mA}} = 600 \, \Omega \text{ (for example 560 \, \Omega)}
\]

\[
R_{\text{SH}} < \frac{V_{\text{SUP}} - V_{\text{BPL(SSHUT)}}}{I_{\text{SUP}}} = \frac{17 \, \text{V} - 0.65 \, \text{V} - 16.1 \, \text{V}}{1.5 \, \text{mA}} = 166 \, \Omega \text{ (for example 150 \, \Omega)}
\]

It is also possible to supply only the low-side BPL pin externally. This allows saving of \( D_{\text{SH}} \) and \( R_{\text{SH}} \) with the trade-off of reducing dissipation inside the package by only approximately half due to self-supply of the high-side driver (BPH pin).

Figure 7 illustrates the benefit of supplying BridgeSwitch ICs externally with the 3-phase 300 W design platform DER-653. Allowing for device package temperature of 100 °C with an ambient temperature of 60 °C, the externally supplied inverter delivers 0.85 RMS output current. This compares to only 0.75 RMS for the same temperature rise when operating self-supplied.

External supply also reduces no-load input power of the inverter. Table 2 lists typical 3-phase inverter DC bus no-load input power levels with either self-supplied or externally supplied operation. Actual no-load input power levels for a given design depend on external circuitry such as DC bus monitoring impedance or the efficiency of the auxiliary power supply.

<table>
<thead>
<tr>
<th>DC Bus Voltage</th>
<th>Externally Supplied</th>
<th>Self-Supplied</th>
</tr>
</thead>
<tbody>
<tr>
<td>325 VDC</td>
<td>30 to 50 mW</td>
<td>330 to 370 mW</td>
</tr>
</tbody>
</table>

Table 2. Inverter DC Bus No-Load Input Power using Self-Supply or External Supply.

Figure 7. Inverter Output Current with DER-653 using Self-Supply or External Supply.
Composite DC Bus Monitoring

BridgeSwitch ICs offer DC bus overvoltage (OV) protection through its SM pin. For a typical implementation, one of the three devices in a 3-phase inverter monitors the DC bus through a resistor connected between its SM pin and the DC bus (see device HB 2 in Figure 8). Once the device detects a DC bus overvoltage fault, it inhibits switching of both integrated FREDFETS and reports the status update to the system micro-controller through the single-wire FAULT interface. The micro-controller then shuts down the entire inverter to protect the other two devices. Regular operation could resume once the device monitoring the DC bus reports clearing of the DC bus OV fault. This implementation allows using the SM pin of the other two devices for monitoring additional system parameter. For example, motor temperature or vibration.

Motor drives that require DC bus overvoltage protection, but do not have FAULT interface communication implemented, can use composite DC bus monitoring as shown Figure 9.

Interconnected SM pins of all three devices monitor the DC bus through resistance $R_{HV1}$. Since the SM pin is a current based sense input, the actual DC bus over-voltage threshold $V_{OV}$ is determined as follows:

$$V_{OV} = R_{HV1} \times 3 I_{OV} + V_{SM}$$  \(4\)

All devices will inhibit switching as soon as the DC bus exceeds $V_{OV}$ for at least $t_{\text{OV}}$ (refer to BridgeSwitch data sheet for details). Once the DC bus voltage has reduced again and all low-side and high-side BP pins voltages are at nominal levels, the devices will enable switching again.

The specified tolerance of the High-Voltage Bus OV Threshold Current $I_{OV}$ is ±5%. Depending on the slew rate of a given surge causing a DC bus overvoltage fault, the three devices in an inverter may consequently not inhibit switching at the same instant.
Hardware Based Motor Inrush Current Limiting (Soft-Start)

Inverters driving brushless DC motors have to cope with large motor winding inrush currents at start-up when there is no back EMF voltage. Only the motor winding impedance and the on-resistances of the power switches in the inverter limit the peak current. Therefore, either the drive inverter has to handle the high start-up currents or the system micro-controller applies a software-based soft-start function.

The low and high-side cycle-by-cycle current limit of BridgeSwitch ICs allow implementing hardware based inrush current limit function to reduce stress at start-up. The only requirement is that at least one of the two switches in the half-bridge leg operates with a continuous PWM drive signal during start-up. To implement the soft-start function, the power switch driven by a continuous PWM signal uses a cycle-by-cycle current limit threshold lower than the other switch in the half-bridge, for example 90%. Programming resistors connected to the XL pin and the XH pin allow setting the respective current limit thresholds independently (refer to Figure 12 in the BridgeSwitch family data sheet for details).

Figure 10 and Figure 11 compares motor start-up performance of the 300 W reference design DER-654 with and without soft-start. The micro-controller uses trapezoidal control with low-side block commutation and high-side PWM commutation. For this example, the inverter operates from a 310 VDC bus with an output load set to a steady-state 1.0 A<sub>RMS</sub> and a motor speed of 4200 RPM.

For the case without soft-start (see Figure 10), the current limit threshold is set to 3.0 A for both power switches in all BridgeSwitch devices. At power-up, phase U motor winding current reaches the current limit threshold after approximately 9 ms and the BridgeSwitch IC terminates the low-side power switch on-cycle. Meanwhile the system micro-controller maintains the INL control signal at the high state. The low-side switch never turns on again and remains off. Consequently phase U back EMF voltage V<sub>BEMF(U)</sub> (proportional to motor speed) and motor current I<sub>MOTOR(Phase U)</sub> drop to 0. The motor stalls and start-up failed. For the example with soft-start implemented (see Figure 11), the current limit threshold is set to 3.0 A for all low-side switches and to 2.7 A for all high-side switches. Motor currents do not reach the low-side current limit threshold and the back EMF voltage continues to build as the motor speed increases. The motor starts up successfully and reaches steady-state speed after approximately 4.5 ms.

Figure 10. Motor Start-Up without Soft-Start.  
First: V<sub>BEMF(Phase U)</sub> 50 V / div. 
Second: I<sub>MOTOR(Phase U)</sub> 1 A / div. 
Third: V<sub>INL(Phase U)</sub> 5 V / div. 
Fourth: V<sub>INH(Phase W)</sub> 5 V / div. 
Time Scale: 2.3 ms / div. (zoom)

Figure 11. Motor Start-Up with Soft-Start.  
First: V<sub>BEMF(Phase U)</sub> 50 V / div. 
Second: I<sub>MOTOR(Phase U)</sub> 1 A / div. 
Third: V<sub>INL(Phase U)</sub> 5 V / div. 
Fourth: V<sub>INH(Phase W)</sub> 5 V / div. 
Time Scale: 2 ms / div. (zoom)
Figure 12 depicts high-side current limit operation during motor start-up with soft-start implemented. The BridgeSwitch IC terminates the high-side FREDFET on-cycle as soon as the current reaches 2.7 A. However, due to the continuous PWM signal, the high-side switch turns on again with the next falling edge on /INH and the motor current continues to flow. The motor winding current is effectively limited to 2.7 A and is well below the low-side switch current limit of 3.0 A.

Figure 13 shows the virtual ground circuit used to measure phase back EMF voltage $V_{\text{BEMF}}$ depicted in Figure 11, Figure 12, and Figure 13 with $R_U=R_V=R_W=200 \, \text{k} \Omega$.

Figure 13. Back EMF Voltage Sensing using a Virtual Ground.
Complementary PWM Signal Operation

Certain motor control algorithms, such as sinusoidal control, may use complementary PWM signals to drive low-side and high-side switches in an inverter half-bridge leg. Benefits of such a drive scheme are a simplified PCB layout and a reduced pin count at the micro-controller.

BridgeSwitch ICs are well suited for this type of control because of the reverse polarity of the two control inputs. Low-side control input INL is active high and high-side control input /INH is active low. This allows tying both control inputs together and driving them with a single complementary PWM signal. The device internal Gate drive logic applies adaptive dead times, which prevent FREDFET cross conduction (refer to Figure 12 in the BridgeSwitch data sheet for more details). The INL input has an internal pull-down circuit and the /INH input has an internal pull-up circuit. Both prevent accidental power switch turn-on when the micro-controller does not provide a PWM signal. Connecting both inputs together may neutralize both functions. Adding an external pull-down resistor RPDP in complementary PWM drive mode as depicted in Figure 14 prevents possible accidental, noise induced FREDFET switching. The recommended value is 10 kΩ to 100 kΩ.

The following example waveform plots illustrate complementary PWM mode operation with the AC fan reference design DER-749 operating from a 310 VDC bus and 0.15 Ams inverter load current. DER-749 employs the 3-phase sinusoidal BLDC motor controller PT2505 with a PWM frequency of 20 kHz. Its respective phase high-side PWM output drives the combined INL and /INH logic input of BridgeSwitch. Pull-down resistor RPDP=10 kΩ.

Figure 15 depicts device power-up with complementary PWM mode operation. An internal high-voltage current source connected to the HD pin charges the BPL pin capacitor to its nominal value as soon as the input voltage becomes available. A second high-voltage current source responsible for supplying the HS driver starts charging the BPH pin capacitor as soon as the controller applies the complementary PWM signal to the INL and /INH inputs. This turns on the low-side FREDFET allowing the capacitor charge current to flow. Once the BPH pin voltage reaches its nominal value, the device enables high-side FREDFET switching and motor phase current starts to flow.

Figure 16 illustrates a motor drive start-up with PWM signals and phase motor winding currents shown for phases U and V.

![Figure 14. Complementary PWM Signal Drive.](image)


Figure 17 depicts complementary PWM signal, motor winding current and half-bridge voltage in steady-state operation for one of the three phases. Figure 18 illustrates motor stopping with PWM signals and phase motor winding currents shown for phases U and V. The PT2505 controller high-side PWM output sets the complementary PWM signal to active high with its motor speed control input VSP set to 0. This effectively disconnects the motor from the DC bus by turning off all high-side FREDFETs. The low-side FREDFETs remain on and phase currents fall to 0 causing the motor to stop rotating.

**PWM Signal Polarity Inverter for High-Side /INH Input**

BridgeSwitch ICs feature PWM control inputs with reverse polarity for controlling the switch state of the low-side and the high-side FREDFET. This enables optional complementary PWM mode operation. For applications that drive FREDFETs independently, a simple software modification in the micro-controller changes the PWM signal polarity. Applications that use hardware based motor control ICs, which do not allow changing PWM signal polarity, can use a simple polarity inverter as depicted in Figure 19.
Inverter Inhibit Function

Some motor drive applications may require an inhibit function to prevent the inverter from starting or to stop operation immediately. For example, during a micro-controller self-check of PWM signal outputs or for implementing passive breaking without the interaction of the micro-controller. Figure 20 depicts a simple implementation of this function with BridgeSwitch. It makes use of the integrated XL pin short circuit protection (refer to the BridgeSwitch data sheet for more details). Resistors $R_{xL1}$, $R_{xL2}$, and $R_{xL3}$ set the desired low-side cycle-by-cycle current limit threshold. Applying the inhibit signal turns on transistor Q1 and short-circuits the XL pins to ground. BridgeSwitch detects the excess currents flowing out of the XL pins and disables FREDFET switching for as long as the inhibit signal is present. Diodes D1, D2, and D3 prevent low-side current limit threshold interactions due to slight part-to-part variations of respective XL pin voltage levels. Figure 21 and Figure 22 illustrate an exemplary use of the inhibit function with reference design DER-654 operating at 310 VDC bus and a steady-state output load current of 0.5 $A_{\text{rms}}$. All devices stop switching and phase currents drop to zero instantaneously with the inhibit signal applied as depicted in Figure 21 (showing phase U and V currents for representation). FREDFET switching commences as soon as the inhibit signal disappears and the motor starts up again as depicted in Figure 22.

Figure 20. Inhibit Function for 3-Phase BridgeSwitch Inverter.

![Diagram of Inhibit Function for 3-Phase BridgeSwitch Inverter]

Figure 21. Inhibit Signal Active.

First: $V_{\text{INHIBIT}}$, 5 V / div.
Second: $I_{\text{MOTOR/phase U}}$, 1 A / div.
Third: $I_{\text{MOTOR/phase V}}$, 1 A / div.
Fourth: $V_{\text{INHIBIT/phase V}}$, 5 V / div.
Time Scale: 1 s / div.

Figure 22. Inhibit Signal Removal.

First: $V_{\text{INHIBIT}}$, 5 V / div.
Second: $I_{\text{MOTOR/phase U}}$, 1 A / div.
Third: $I_{\text{MOTOR/phase V}}$, 1 A / div.
Fourth: $V_{\text{INHIBIT/phase V}}$, 5 V / div.
Time Scale: 500 ms / div.
Determining Operating Junction and PCB Temperature

The integrated two-level FREDFET temperature reporting of BridgeSwitch devices allows determining the junction temperature at a given load and ambient temperature condition with the following method. It makes use of the LS FREDFET Junction Temperature Warning reported through the FAULT interface (“XXX 01 XX” status update, see Table 3 or BridgeSwitch data sheet for details) when the junction temperature reaches TWA = 125 °C.

1. Load inverter with target continuous load current IINMS and let it settle at the target ambient temperature TAMB.

2. Slowly raise ambient temperature until the FAULT output reports “LS FREDFET Temperature Warning” and note ambient temperature TAMB(WARNING) at which the device reports the warning. The device junction temperature is TWA at this point.

3. Derived junction temperature TJ at target load current IINMS and ambient temperature TAMB is:

   \[ T_J = T_{AMB} + T_{WA} - T_{AMB(WARNING)} \]  

   (5)

Figure 23 illustrates the application of this method with reference design DER-653. It depicts the temperature of several points of interest (ambient, PCB, and device package) measured with thermocouples over time. For this measurement, the inverter resides inside a thermal chamber and delivers an output load current of 0.9 AINMS.

Once the device temperature settled at the target ambient temperature TAMB = 36 °C, the thermal chamber slowly increases ambient temperature until the device reports a Junction Temperature Warning. For this example, the reporting occurs at TAMB(WARNING) = 54 °C. The top of the device package temperature is at TPKG(WARNING) = 114 °C at this point. The operating junction TJ temperature of reference design DER-653 at 0.9 AINMS load current and 36 °C ambient temperature is therefore with (5): TJ = 36 °C + 125 °C - 54 °C = 107 °C.

Figure 23. System Temperature Measurements with BridgeSwitch.

The exposed pads of the device package, which facilitate heat transfer from the FREDFET switches, have an excellent thermal coupling to the PCB. This allows monitoring the PCB temperature through the device instead of using a thermal sensor such as an NTC. The measurement results depicted in Figure 23 show that the device temperature correlates well with the PCB temperature. For the above example, the PCB temperature is at TPCB(WARNING) = 96 °C when the BridgeSwitch IC reports the Junction Temperature Warning through the FAULT interface. Adjusting the size of the PCB copper clad area connected to the exposed pads allows fine-tuning the relationship between device and PCB temperature. The system micro-controller can use this information and take action in applications where the PCB temperature may not exceed a certain level for safety reasons.
**Troubleshooting Guide**

The Fault interface can provide valuable hints during debugging of an inverter using BridgeSwitch. When connected to a 3.3 V or 5 V supply through for example a 10 kΩ resistor, it is possible to monitor the FAULT pins with an oscilloscope probe and receive information on what might preventing the inverter from operating as expected. Table 3 summarizes how all detected status updates (including device level faults) are encoded and reported.

<table>
<thead>
<tr>
<th>Status</th>
<th>Parameter</th>
<th>Bit 0</th>
<th>Bit 1</th>
<th>Bit 2</th>
<th>Bit 3</th>
<th>Bit 4</th>
<th>Bit 5</th>
<th>Bit 6</th>
</tr>
</thead>
<tbody>
<tr>
<td>High-voltage bus OV</td>
<td>I_{OV}</td>
<td>0</td>
<td>0</td>
<td>1</td>
<td>X</td>
<td>X</td>
<td>X</td>
<td>X</td>
</tr>
<tr>
<td>High-voltage bus UV 100%</td>
<td>I_{UV100}</td>
<td>0</td>
<td>1</td>
<td>0</td>
<td>X</td>
<td>X</td>
<td>X</td>
<td>X</td>
</tr>
<tr>
<td>High-voltage bus UV 85%</td>
<td>I_{UV85}</td>
<td>0</td>
<td>1</td>
<td>1</td>
<td>X</td>
<td>X</td>
<td>X</td>
<td>X</td>
</tr>
<tr>
<td>High-voltage bus UV 70%</td>
<td>I_{UV70}</td>
<td>1</td>
<td>0</td>
<td>0</td>
<td>X</td>
<td>X</td>
<td>X</td>
<td>X</td>
</tr>
<tr>
<td>High-voltage bus UV 55%</td>
<td>I_{UV55}</td>
<td>1</td>
<td>0</td>
<td>1</td>
<td>X</td>
<td>X</td>
<td>X</td>
<td>X</td>
</tr>
<tr>
<td>System thermal fault</td>
<td>V_{TH(TM)}</td>
<td>1</td>
<td>1</td>
<td>0</td>
<td>X</td>
<td>X</td>
<td>X</td>
<td>X</td>
</tr>
<tr>
<td>LS Driver not ready₁</td>
<td>n/a</td>
<td>1</td>
<td>1</td>
<td>1</td>
<td>X</td>
<td>X</td>
<td>X</td>
<td>X</td>
</tr>
<tr>
<td>LS FET thermal warning</td>
<td>T_{WA}</td>
<td>X</td>
<td>X</td>
<td>X</td>
<td>0</td>
<td>1</td>
<td>X</td>
<td>X</td>
</tr>
<tr>
<td>LS FET thermal shutdown</td>
<td>T_{SD}</td>
<td>X</td>
<td>X</td>
<td>X</td>
<td>1</td>
<td>0</td>
<td>X</td>
<td>X</td>
</tr>
<tr>
<td>HS Driver not ready₂</td>
<td>I_{COM}</td>
<td>X</td>
<td>X</td>
<td>X</td>
<td>1</td>
<td>1</td>
<td>X</td>
<td>X</td>
</tr>
<tr>
<td>LS FET over-current</td>
<td>V_{X(TH)}</td>
<td>X</td>
<td>X</td>
<td>X</td>
<td>X</td>
<td>X</td>
<td>1</td>
<td>X</td>
</tr>
<tr>
<td>HS FET over-current</td>
<td>V_{X(TH)}</td>
<td>X</td>
<td>X</td>
<td>X</td>
<td>X</td>
<td>X</td>
<td>X</td>
<td>1</td>
</tr>
<tr>
<td>Device Ready (no faults)</td>
<td>n/a</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
</tr>
</tbody>
</table>

Table 3. Status Word Encoding.

**NOTES:**
1. Includes XL pin open/short-circuit fault and IPH pin to XL pin short-circuit.
2. Includes internal communication loss, supply out of range, and XH pin open/short circuit fault.
Table 4 lists common symptoms for inverter misbehavior, their possible causes, and how to address them.

<table>
<thead>
<tr>
<th>Symptom</th>
<th>Possible Cause</th>
<th>What to Do</th>
</tr>
</thead>
<tbody>
<tr>
<td>Inverter does not start up.</td>
<td>Device supply voltage is not at nominal level when MCU applies MCU signals.</td>
<td>• Verify BYPASS voltages $V_{bsL}$ and $V_{bsH}$ are at nominal levels.</td>
</tr>
<tr>
<td></td>
<td>Effective capacitance of BYPASS capacitors is too low at 15 V.</td>
<td>• Check DC bias characteristic rating of BPL and BPH pin capacitors at 15 V.</td>
</tr>
<tr>
<td></td>
<td>BYPASS capacitors do not meet minimum capacitance requirements.</td>
<td>• Verify start-up sequence follows recommended device power-up sequence (refer to Figure 9 in the data sheet).</td>
</tr>
<tr>
<td></td>
<td></td>
<td>• Verify BYPASS capacitors meet minimum capacitance requirements (refer to Figures 7 and 8 in the data sheet).</td>
</tr>
<tr>
<td>Device temperature is too high.</td>
<td>Device placement is not optimal.</td>
<td>• Consider optimized device placement (for example triangular configuration).</td>
</tr>
<tr>
<td></td>
<td>PCB copper clad area is too small.</td>
<td>• Consider using a lower PWM frequency.</td>
</tr>
<tr>
<td></td>
<td>Chosen device is too small for given phase RMS current or ambient temperature requirements.</td>
<td>• Supply BYPASS pins externally (refer to Figure 5).</td>
</tr>
<tr>
<td></td>
<td></td>
<td>• Increase copper area used for heat sinking.</td>
</tr>
<tr>
<td></td>
<td></td>
<td>• Add thermal vias between solder and component side copper clads.</td>
</tr>
<tr>
<td></td>
<td></td>
<td>• Verify that soldering of exposed pads to PCB is correct.</td>
</tr>
<tr>
<td></td>
<td></td>
<td>• Use thicker copper (for example 70 μm).</td>
</tr>
<tr>
<td></td>
<td></td>
<td>• Use a larger device size.</td>
</tr>
<tr>
<td>Motor stalls at start up.</td>
<td>Device current limit level is too low.</td>
<td>• Increase cycle-by-cycle current limit thresholds through XL and XH pin resistors.</td>
</tr>
<tr>
<td></td>
<td>Soft-start is missing.</td>
<td>• Implement hardware-based soft-start.</td>
</tr>
<tr>
<td>Inverter no-load input power is too high.</td>
<td>Devices use internal self-supply.</td>
<td>• Choose a larger device size.</td>
</tr>
<tr>
<td>FAULT interface continuously reports “HS Driver Not Ready”</td>
<td>BYPASS voltage $V_{bsL}$ is too low.</td>
<td>• Use external power supply (refer to Figure 6).</td>
</tr>
<tr>
<td></td>
<td>LS FREDFET on time is too short.</td>
<td>• Verify $V_{bsL}$ voltage is at the nominal level (typ. 14.5 V relative to HB).</td>
</tr>
<tr>
<td></td>
<td>XH pin resistor is placed too far from device.</td>
<td>• Verify LS FREDFET control input INL is high for at least $t_{INLH(COM)}$ (refer to Figure 24 in the data sheet).</td>
</tr>
<tr>
<td></td>
<td>XH pin is open circuit or shorted to HB.</td>
<td>• Minimize PCB loop between XH pin, XH selection resistor, and HB pins.</td>
</tr>
<tr>
<td>HB pin voltage with respect to LS pin is dropping below absolute maximum rating.</td>
<td>Large parasitic inductances in the PCB layout cause voltage spikes at HS FREDFET turn-off.</td>
<td>• Add a local DC bus decoupling capacitor between DC bus positive and negative planes close to the device.</td>
</tr>
<tr>
<td></td>
<td>Placement of measurement probe picks up noise.</td>
<td>• Verify measured negative voltage spike is real.</td>
</tr>
<tr>
<td>Erroneous switching when using composite PWM signal driving INL and /INH pins shorted together.</td>
<td>Excessive noise present on the PWM signal provided by the MCU causes false FREDFET turn-on.</td>
<td>• Reduce PCB loop between MCU PWM output and combined INL and /INH pins.</td>
</tr>
<tr>
<td></td>
<td></td>
<td>• Add pull-down resistor to the interconnected INL and /INH inputs (see Figure 14).</td>
</tr>
<tr>
<td>Motor spins in a direction opposite to what is expected.</td>
<td>One or two motor phases may have improper connection to the inverter.</td>
<td>• Verify motor phase connections.</td>
</tr>
<tr>
<td></td>
<td>One phase may temporarily stop switching.</td>
<td>• Verify DC bus monitoring impedance uses correct value.</td>
</tr>
</tbody>
</table>

Table 4. Troubleshooting Guide.
For the latest updates, visit our website: www.power.com

Power Integrations reserves the right to make changes to its products at any time to improve reliability or manufacturability. Power Integrations does not assume any liability arising from the use of any device or circuit described herein. POWER INTEGRATIONS MAKES NO WARRANTY HEREIN AND SPECIFICALLY DISCLAIMS ALL WARRANTIES INCLUDING, WITHOUT LIMITATION, THE IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE, AND NON-INFRINGEMENT OF THIRD PARTY RIGHTS.

Patent Information

The products and applications illustrated herein (including transformer construction and circuits external to the products) may be covered by one or more U.S. and foreign patents, or potentially by pending U.S. and foreign patent applications assigned to Power Integrations. A complete list of Power Integrations patents may be found at www.power.com. Power Integrations grants its customers a license under certain patent rights as set forth at www.power.com/ip.htm.

Life Support Policy

POWER INTEGRATIONS PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL COMPONENTS IN LIFE SUPPORT DEVICES OR SYSTEMS WITHOUT THE EXPRESS WRITTEN APPROVAL OF THE PRESIDENT OF POWER INTEGRATIONS. As used herein:

A Life support device or system is one which, (i) is intended for surgical implant into the body, or (ii) supports or sustains life, and (iii) whose failure to perform, when properly used in accordance with instructions for use, can be reasonably expected to result in significant injury or death to the user.

A critical component is any component of a life support device or system whose failure to perform can be reasonably expected to cause the failure of the life support device or system, or to affect its safety or effectiveness.

Power Integrations, the Power Integrations logo, CAPZero, ChiPhy, CHY, DPA-Switch, EcoSmart, E-Shield, eSIP, eSOP, HiperPLC, HiperPFS, HiperTFS, InnoSwitch, Innovation in Power Conversion, InSOP, LinkSwitch, LinkZero, LYTSwitch, SENZero, TinySwitch, TOPSwitch, PI, PI Expert, SCALE, SCALE-1, SCALE-2, SCALE-3 and SCALE-Driver, are trademarks of Power Integrations, Inc. Other trademarks are property of their respective companies. ©2019, Power Integrations, Inc.