# Design Example Report

<table>
<thead>
<tr>
<th>Title</th>
<th>70 W Single-Phase Inverter using BridgeSwitch™ BRD1261C</th>
</tr>
</thead>
<tbody>
<tr>
<td>Specification</td>
<td>180 VAC – 265 VAC Input, 0.35 A&lt;sub&gt;RMS&lt;/sub&gt; Motor Phase Current, 6380 RPM for Electronically Commutated (EC) Centrifugal Fan</td>
</tr>
<tr>
<td>Application</td>
<td>High-Voltage Single-Phase Brushless DC (BLDC) Motor for Fan Application</td>
</tr>
<tr>
<td>Author</td>
<td>Applications Engineering Department</td>
</tr>
<tr>
<td>Document Number</td>
<td>DER-872</td>
</tr>
<tr>
<td>Date</td>
<td>June 17, 2020</td>
</tr>
<tr>
<td>Revision</td>
<td>1.0</td>
</tr>
</tbody>
</table>

**Summary and Features**
- BridgeSwitch – High-voltage half-bridge motor driver
  - Integrated 600 V FREDFETs with ultra-soft, fast recovery diodes
- Inverter efficiency up to 97% using block commutation scheme
- Less than 60 °C package temperature at 29 °C ambient with no external heat sink
- Fully self-biased operation – no auxiliary power supply needed
- Supports low-side external bias operation for low no-load input power
- Integrated high-side and low-side cycle-by-cycle current limit on each BridgeSwitch device
- Instantaneous phase current information output on each BridgeSwitch device
- High-voltage DC bus monitoring with four undervoltage and one overvoltage thresholds
- Two-level device over-temperature protection
- Single-wire status update communication bus

**PATENT INFORMATION**
The products and applications illustrated herein (including transformer construction and circuits external to the products) may be covered by one or more U.S. and foreign patents, or potentially by pending U.S. and foreign patent applications assigned to Power Integrations. A complete list of Power Integrations’ patents may be found at www.power.com. Power Integrations grants its customers a license under certain patent rights as set forth at [https://www.power.com/company/intellectual-property-licensing/](https://www.power.com/company/intellectual-property-licensing/).
Table of Contents

1 Introduction ......................................................................................................... 4
2 Inverter Specification .......................................................................................... 5
3 Schematic ............................................................................................................ 6
4 Circuit Description ................................................................................................ 7
  4.1 Input Stage ................................................................................................... 7
  4.2 Single-Phase BridgeSwitch Inverter ............................................................... 7
    4.2.1 Self-Supply Operation .............................................................................. 7
    4.2.2 Control Inputs .......................................................................................... 8
    4.2.3 Cycle-by-Cycle Current Limit ................................................................ 8
    4.2.4 Instantaneous Phase Current Information .............................................. 8
    4.2.5 High-Voltage DC Bus Monitoring ............................................................ 8
    4.2.6 External System Monitor ......................................................................... 8
    4.2.7 Status Communication Bus ...................................................................... 8
    4.2.8 Interface Connector ................................................................................ 9
  4.3 Printed Circuit Board Layout .......................................................................... 10
5 Printed Circuit Board Layout ............................................................................. 10
6 Bill of Materials .................................................................................................. 11
7 Performance Data ............................................................................................... 12
  7.1 Efficiency .................................................................................................... 12
  7.2 No-Load Input Power ................................................................................... 14
  7.3 Thermal Performance ................................................................................... 15
  7.4 Start-Up Operation ...................................................................................... 17
  7.5 Steady-State Operation ................................................................................. 18
    7.5.1 Phase Current During Steady-State ...................................................... 18
    7.5.2 Half-Bridge Voltages During Steady-State ........................................... 19
    7.5.3 /INH and INL Input Signals During Steady-State .................................. 20
    7.5.4 Bypass Pin Voltages During Steady-State ............................................ 21
    7.5.5 Phase Current Information Output (IPH) .............................................. 22
    7.5.6 FREDFET Drain Voltage Slew Rate at Full Load .................................... 23
8 Device and System Level Protection and Monitoring ......................................... 24
  8.1 Integrated Cycle-by-Cycle Current Limit .................................................... 24
  8.2 Two-level Device Over-Temperature Protection ......................................... 25
  8.3 High-Voltage DC Bus Monitoring ................................................................ 26
    8.3.1 Undervoltage Thresholds ..................................................................... 26
    8.3.2 Overvoltage Threshold ......................................................................... 28
9 Abnormal Motor Operation .................................................................................. 29
  9.1 Motor Stall Conditions .................................................................................. 29
  9.2 Motor Overload During Operation .................................................................. 31
  9.3 Motor Winding Disconnect During Operation ............................................... 32
10 Appendix ........................................................................................................... 33
  10.1 Inverter Circuit Board Manual ..................................................................... 33
  10.2 Status Word Encoding ................................................................................ 35
  10.3 Test Bench Set-up ....................................................................................... 36
  10.4 Inverter Output Power Measurement ............................................................ 37
Important Note:

During operation, the reference design board is subject to hazards including high voltages, rotating parts, bare wires, and hot surfaces. Energized DC bus capacitors require time to discharge after DC input disconnection.

All testing should use an isolation transformer to provide the AC input to the board.
1 Introduction

This document is an engineering report describing a 70 W, 97% efficient, single-phase inverter for a high-voltage single-phase brushless DC (BLDC) motor application using BridgeSwitch motor driver IC. The single-phase BLDC motor is driven up to 0.35 A_{RMS} phase current and an operational speed of up to 6380 RPM.

The single-phase inverter is implemented using two fully integrated BridgeSwitch (BRD1261C) devices in a small footprint surface mount package with exposed pads that enables heat dissipation through the PCB itself.

The design demonstrates the device performance, internal fault protections and system level monitoring enabled by the high level of integration of the BridgeSwitch half-bridge motor driver. It utilizes a simple control interface that incorporates the inverter control inputs, instantaneous phase current information signals and a single-wire status update communication bus. It also features an optional external supply input for externally-biased operation of the low-side bypass capacitors for low no-load input power consumption.

This document contains the inverter and motor specifications, schematic, bill of materials (BOM), printed circuit board (PCB) layout, performance data, inverter manual, and inverter test bench setup.

Figure 1 – Populated Circuit Board Photograph.
## 2 Inverter Specification

The table below provides the electrical specification of the single-phase inverter design. The results section provides actual performance data.

<table>
<thead>
<tr>
<th>Description</th>
<th>Symbol</th>
<th>Min</th>
<th>Typ</th>
<th>Max</th>
<th>Units</th>
<th>Comment</th>
</tr>
</thead>
<tbody>
<tr>
<td><strong>Input</strong></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>Voltage</td>
<td>$V_{IN}$</td>
<td>180</td>
<td>230</td>
<td>265</td>
<td>VAC</td>
<td>2 Wire – no P.E.</td>
</tr>
<tr>
<td>Frequency</td>
<td>$f_{\text{LINE}}$</td>
<td>47</td>
<td>50/60</td>
<td>64</td>
<td>Hz</td>
<td></td>
</tr>
<tr>
<td>Power</td>
<td>$P_{IN}$</td>
<td>72.2</td>
<td></td>
<td></td>
<td>W</td>
<td>Inverter Input.</td>
</tr>
<tr>
<td><strong>Output</strong></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>Power</td>
<td>$P_{OUT}$</td>
<td>70</td>
<td></td>
<td></td>
<td>W</td>
<td>Inverter Output.</td>
</tr>
<tr>
<td>Motor Phase Current</td>
<td>$I_{\text{MOTOR}}$</td>
<td>0.35</td>
<td></td>
<td></td>
<td>A$_{\text{rms}}$</td>
<td>RMS Phase Current.</td>
</tr>
<tr>
<td>Output Speed</td>
<td>$\omega$</td>
<td>6380</td>
<td></td>
<td></td>
<td>RPM</td>
<td>Motor Speed at 70W Inverter Output Power.</td>
</tr>
<tr>
<td>PWM Carrier Frequency</td>
<td>$f_{\text{PWM}}$</td>
<td>10</td>
<td></td>
<td></td>
<td>kHz</td>
<td></td>
</tr>
<tr>
<td><strong>Efficiency</strong></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>Full load</td>
<td>$\eta$</td>
<td>97</td>
<td></td>
<td></td>
<td>%</td>
<td>Inverter Efficiency at 70W Inverter Output Power in Self-Supplied Operation.</td>
</tr>
<tr>
<td><strong>DC Bus Sensing</strong>¹</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>OV Threshold</td>
<td>$V_{OV}$</td>
<td>422</td>
<td></td>
<td></td>
<td>V</td>
<td></td>
</tr>
<tr>
<td>1st UV Threshold</td>
<td>$V_{UV100}$</td>
<td>247</td>
<td></td>
<td></td>
<td>V</td>
<td></td>
</tr>
<tr>
<td>2nd UV Threshold</td>
<td>$V_{UV85}$</td>
<td>212</td>
<td></td>
<td></td>
<td>V</td>
<td></td>
</tr>
<tr>
<td>3rd UV Threshold</td>
<td>$V_{UV70}$</td>
<td>177</td>
<td></td>
<td></td>
<td>V</td>
<td></td>
</tr>
<tr>
<td>4th UV Threshold</td>
<td>$V_{UV55}$</td>
<td>142</td>
<td></td>
<td></td>
<td>V</td>
<td></td>
</tr>
<tr>
<td><strong>Overcurrent Protection</strong>²</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>Internal HS / LS FRED FET</td>
<td>$I_{LIM(\text{DEF})}$</td>
<td>1.5</td>
<td></td>
<td></td>
<td>A</td>
<td>BridgeSwitch BRD1261C Default Current Limit.</td>
</tr>
</tbody>
</table>

Notes:
1. Externally programmable through SM pin sensing resistor
2. Externally programmable through XL/XH pin resistors (1.5 A default current limit at 44.2 kΩ)

*Table 1 – DER-872 Single-Phase Inverter Specifications.*
3 Schematic

Figure 2 – BridgeSwitch Single-Phase Inverter Schematic.

Figure 3 – Input Stage and External Bias Schematic.

Figure 4 – Motor Phase and Controller Connector Schematic.
4 Circuit Description
The schematic shows a single-phase inverter utilizing two BridgeSwitch devices. The circuit design drives a high-voltage, single-phase brushless DC (BLDC) motor with Hall sensors. BridgeSwitch integrates two 600 V, N-channel power FREDFETs with corresponding gate drives into a low-profile surface mount package. The BridgeSwitch power FREDFET features ultra-soft, fast recovery diode ideally suited for inverter drives. Both drivers are fully self-supplied thus eliminating the need for an auxiliary power supply.

In addition, BridgeSwitch incorporates internal fault protection and system level monitoring. Internal fault protection includes cycle-by-cycle current limit for both FREDFETs and a two-level thermal overload protection. On the other hand, system level monitoring includes high-voltage DC bus sensing with multi-level under-voltage thresholds and one over-voltage threshold. BridgeSwitch can also be configured using external sensors such as a thermistor for system temperature monitoring. A single-wire open-Drain bus communicates all detected faults or change of status to the system microcontroller.

4.1 Input Stage
The input stage consists of fuse F1, bridge diode BR1, inrush thermistor RT1, and input capacitor C1. Fuse F1 provides protection when there is an excessive input current. Bridge diode BR1 is used for input rectification and circuit protection in case the polarity of the input bus voltage is reversed. Thermistor RT1 is a negative temperature coefficient (NTC) device that initially presents a high resistance, which prevents large currents from flowing during turn-on therefore limiting inrush current. A bulk capacitor C1 is used for high input bus voltage.

4.2 Single-Phase BridgeSwitch Inverter
The two BridgeSwitch (BRD1261C) devices U1 and U2 form the single-phase inverter with the output of the inverter connected to the single-phase BLDC motor through connectors J1 and J2.

4.2.1 Self-Supply Operation
Capacitors C7 and C8 provide self-supply decoupling for the integrated low-side controller and gate driver. Internal high-voltage current sources charge C7 and C8. On the other hand, capacitors C3 and C4 provide self-supply decoupling for the integrated high-side controller and gate driver. Internal high-voltage current sources recharge C3 and C4 whenever the half-bridge voltage level of the respective device drops to the low-side source voltage level (i.e. the low-side FREDFET turns on).
4.2.2 Control Inputs

Control input signals INL_U, /INH_U, and INL_V, /INH_V control the switching state of the integrated high-side and low-side power FREDFETs. The system microcontroller provides the required control input signals through pins 4, 5, 8, and 9 of the male header connector J3. The BridgeSwitch devices are compatible with 3.3 V and 5 V logic level control input signals. Series gate resistors R9, R10, R11, and R12 keep the signal integrity of these control signals.

4.2.3 Cycle-by-Cycle Current Limit

Resistor R7, R8, R14, and R16 set the cycle-by-cycle current limit level for the integrated low-side and high-side power FREDFETs. A selected value of 44.2 kΩ set the current limit to 100% of the default level. The BRD1261C device default current limit, I_{LIM(DEF)}, is defined as 1.5 A typical with a di/dt value of 250 mA/μs.

4.2.4 Instantaneous Phase Current Information

The BridgeSwitch devices provide instantaneous phase current information of the low-side FREDFET Drain to Source current through the IPH pin output across resistors R13 and R15. The IPH pin output signals IPH_U and IPH_V of device U1 and U2 are available at pins 3 and 7 of the male header connector J3.

4.2.5 High-Voltage DC Bus Monitoring

BridgeSwitch device U2 monitors the DC input voltage through resistors R1, R2, and R3. The combined resistance of 7 MΩ sets four levels of undervoltage thresholds at 247 V, 212 V, 177 V, and 142 V. The overvoltage threshold is at 422 V. Capacitor C6 provides additional high frequency noise filtering at the SM pin of device U2.

4.2.6 External System Monitor

BridgeSwitch device U1 provides optional system monitor through its own SM pin. It can be configured as a system temperature sense with an external thermistor. Capacitor C5 provides additional high frequency noise filtering at the SM pin of device U1. The external system monitor input is available at pin 6 of the male header connector J3.

4.2.7 Status Communication Bus

The BridgeSwitch devices U1 and U2 report any detected internal and system status change through the communication bus (FAULT) connected to pin 2 of the male header connector J3. The two FAULT pins of the BridgeSwitch devices are tied together to form a single-wire bus. The status communication bus is an open-Drain architecture and the pull-up resistor R6 provides a pull-up supply to VDD at pin 1 of the male header connector J3.
4.2.7.1 Device ID

Each BridgeSwitch device assigns itself a unique device ID through the connection of pin 11 (ID pin). The pin connection can either be floating, connected to the SG pin or BPL pin. Device ID enables communication of faults from the actual devices to the system microcontroller. The ID pin of BridgeSwitch device U1 is configured to floating and corresponds to a $t_{ID}$ of 60 $\mu$s while the ID pin of BridgeSwitch device U2 is shorted to SG and corresponds to a $t_{ID}$ of 80 $\mu$s.

4.2.8 Interface Connector

The 12-position male header connector J3 interfaces with the system microcontroller for the control inputs, instantaneous phase current information, optional external system monitor and status communication bus.

4.2.8.1 External Supply

The 12-position male header connector J3 also provides an optional external supply input for the low-side bypass capacitors of the BridgeSwitch devices. It is available at pin 12 of the male header connector J3. A single input rail of 17 VDC is recommended to achieve low no-load input power consumption.
5 Printed Circuit Board Layout

PCB thickness is 0.062 inches with a copper thickness of 2 ounces.

Figure 5 – Printed Circuit Layout, Top.

Figure 6 – Printed Circuit Layout, Bottom.
## 6 Bill of Materials

<table>
<thead>
<tr>
<th>Item</th>
<th>Qty</th>
<th>Ref Des</th>
<th>Description</th>
<th>Mfg Part Number</th>
<th>Mfg</th>
</tr>
</thead>
<tbody>
<tr>
<td>1</td>
<td>1</td>
<td>BR1</td>
<td>BRIDGE RECT, 1PHASE, 600 V, 2 A, 4-SIP, KBP</td>
<td>KBP206G</td>
<td>Diodes, Inc.</td>
</tr>
<tr>
<td>2</td>
<td>1</td>
<td>C1</td>
<td>100 μF, ±20%, 400 V, Aluminum Electrolytic Radial, Can 12000 Hrs @ 105°C (12.5 x 52)</td>
<td>4008XW100MEFR12.5X50</td>
<td>Rubycon</td>
</tr>
<tr>
<td>3</td>
<td>1</td>
<td>C2</td>
<td>220 nF, 500 V, Ceramic, X7R, 1812</td>
<td>C1812C224KCRACTU</td>
<td>Kemet</td>
</tr>
<tr>
<td>4</td>
<td>2</td>
<td>C3 C4</td>
<td>4.7 μF, ±10%, 25 V, Ceramic, X7R, 1206</td>
<td>GCM31CR71E475KA55L</td>
<td>Murata</td>
</tr>
<tr>
<td>5</td>
<td>2</td>
<td>C5 C6</td>
<td>100 pF 200 V, Ceramic, NP0, 0603</td>
<td>C0603C101J2GAC7867</td>
<td>Kemet</td>
</tr>
<tr>
<td>6</td>
<td>2</td>
<td>C7 C8</td>
<td>1 μF, ±10%, 35V, Ceramic, X7R, 0603</td>
<td>C1608X7R1V105K080AE</td>
<td>TDK</td>
</tr>
<tr>
<td>7</td>
<td>1</td>
<td>F1</td>
<td>2 A, 250 V, Slow, Long Time Lag, RST</td>
<td>RST 2</td>
<td>Belfuse</td>
</tr>
<tr>
<td>8</td>
<td>2</td>
<td>J1 J2</td>
<td>CONN QC TAB 0.250 SOLDER</td>
<td>1287-ST</td>
<td>KeyStone</td>
</tr>
<tr>
<td>9</td>
<td>1</td>
<td>J3</td>
<td>12 Position (1 x 12) Male header, 0.1 pitch, 0.126” (3.20 mm), Vertical, Au</td>
<td>PRPC012Sfan-RC</td>
<td>Sullins Connector</td>
</tr>
<tr>
<td>10</td>
<td>1</td>
<td>R1</td>
<td>RES, 3 MΩ, 1%, 1/4 W, Thick Film, 1206</td>
<td>KTR18EZPF3004</td>
<td>Rohm</td>
</tr>
<tr>
<td>11</td>
<td>2</td>
<td>R2 R3</td>
<td>RES, 2.00 MΩ, 1%, 1/4 W, Thick Film, 1206</td>
<td>ERJ-8ENF2004V</td>
<td>Panasonic</td>
</tr>
<tr>
<td>12</td>
<td>2</td>
<td>R4 R5</td>
<td>RES, 560 Ω, 5%, 1/10 W, Thick Film, 0603</td>
<td>ERJ-3GEYJ561V</td>
<td>Panasonic</td>
</tr>
<tr>
<td>13</td>
<td>1</td>
<td>R6</td>
<td>RES, 4.7 kΩ, 5%, 1/10 W, Thick Film, 0603</td>
<td>ERJ-3GEYJ472V</td>
<td>Panasonic</td>
</tr>
<tr>
<td>14</td>
<td>4</td>
<td>R7 R8 R14 R16</td>
<td>RES, 44.2 kΩ, 1%, 1/16 W, Thick Film, 0603</td>
<td>ERJ-3EKF4422V</td>
<td>Panasonic</td>
</tr>
<tr>
<td>15</td>
<td>4</td>
<td>R9 R10 R11 R12</td>
<td>RES, 10 Ω, 5%, 1/10 W, Thick Film, 0603</td>
<td>ERJ-3GEYJ100V</td>
<td>Panasonic</td>
</tr>
<tr>
<td>16</td>
<td>2</td>
<td>R13 R15</td>
<td>RES, 10.0 kΩ, 1%, 1/16 W, Thick Film, 0603</td>
<td>ERJ-3EKF1002V</td>
<td>Panasonic</td>
</tr>
<tr>
<td>17</td>
<td>1</td>
<td>RT1</td>
<td>NTC Thermistor, 4 Ω, 5 A</td>
<td>MF2-003D11</td>
<td>Cantherm</td>
</tr>
<tr>
<td>18</td>
<td>1</td>
<td>TP1</td>
<td>Test Point, WHT, THRU-HOLE MOUNT</td>
<td>5012</td>
<td>Keystone</td>
</tr>
<tr>
<td>19</td>
<td>1</td>
<td>TP2</td>
<td>Test Point, BLK, THRU-HOLE MOUNT</td>
<td>5011</td>
<td>Keystone</td>
</tr>
<tr>
<td>20</td>
<td>2</td>
<td>U1 U2</td>
<td>BridgeSwitch, Full Featured, Max. BLDC Motor Current 1.7 A (DC)</td>
<td>BRD1261C</td>
<td>Power Integrations</td>
</tr>
</tbody>
</table>
7 Performance Data

This section presents waveform plots and performance data of the BridgeSwitch single-phase inverter. An input voltage of 325 VDC was applied directly across the input capacitor C1 and the single-phase inverter is in self-supplied operation unless stated otherwise. Consequently, the fuse F1, inrush thermistor RT1 and bridge diode BR1 were disabled during operation and measurement. An external supply voltage of 17 VDC was applied to achieve externally-supplied low-side capacitor operation. Full-load operation describes the inverter operating 0.35 A_{RMS} motor phase current, 6380 RPM, and 10 kHz PWM switching frequency using block commutation. All measurements were performed at 29 °C room ambient temperature.

7.1 Efficiency

The single-phase inverter efficiency was measured using DC input power at 325 VDC applied directly across input capacitor C1 and respective inverter RMS output power in self-supplied and externally-supplied operation.

Figure 7 – BRD1261C Single-Phase Inverter Efficiency.
<table>
<thead>
<tr>
<th>DC Input Voltage (V)</th>
<th>Speed (RPM)</th>
<th>DC Input Power (W)</th>
<th>Motor RMS Phase Voltage (V)</th>
<th>Motor RMS Phase Current (mA)</th>
<th>Inverter Output Power (W)</th>
<th>Inverter Efficiency (%)</th>
</tr>
</thead>
<tbody>
<tr>
<td>325.35</td>
<td>6380</td>
<td>72.20</td>
<td>303.35</td>
<td>354.29</td>
<td>70.56</td>
<td>97.73</td>
</tr>
<tr>
<td>325.37</td>
<td>5820</td>
<td>54.07</td>
<td>269.43</td>
<td>291.60</td>
<td>52.70</td>
<td>97.47</td>
</tr>
<tr>
<td>325.36</td>
<td>5030</td>
<td>36.44</td>
<td>230.73</td>
<td>245.74</td>
<td>35.27</td>
<td>96.79</td>
</tr>
<tr>
<td>325.38</td>
<td>3870</td>
<td>18.70</td>
<td>181.83</td>
<td>206.37</td>
<td>17.68</td>
<td>94.54</td>
</tr>
</tbody>
</table>

Table 2 – Single-phase inverter efficiency data in self-supplied operation

<table>
<thead>
<tr>
<th>DC Input Voltage (V)</th>
<th>Speed (RPM)</th>
<th>DC Input Power (W)</th>
<th>Motor RMS Phase Voltage (V)</th>
<th>Motor RMS Phase Current (mA)</th>
<th>Inverter Output Power (W)</th>
<th>Inverter Efficiency (%)</th>
</tr>
</thead>
<tbody>
<tr>
<td>325.36</td>
<td>6380</td>
<td>71.65</td>
<td>302.08</td>
<td>352.12</td>
<td>70.24</td>
<td>98.03</td>
</tr>
<tr>
<td>325.39</td>
<td>5820</td>
<td>54.01</td>
<td>269.46</td>
<td>292.50</td>
<td>52.85</td>
<td>97.85</td>
</tr>
<tr>
<td>325.38</td>
<td>5030</td>
<td>36.20</td>
<td>230.17</td>
<td>246.71</td>
<td>35.25</td>
<td>97.38</td>
</tr>
<tr>
<td>325.40</td>
<td>3870</td>
<td>18.61</td>
<td>182.35</td>
<td>206.78</td>
<td>17.83</td>
<td>95.81</td>
</tr>
</tbody>
</table>

Table 3 – Single-phase inverter efficiency data in externally-supplied operation.
7.2 **No-Load Input Power**

The single-phase inverter no-load input power was measured across different DC input voltages (255, 285, 325, and 375 VDC) applied directly across the input capacitor C1 corresponding to the following AC input voltages (180, 200, 230, and 265 VAC) in self-supplied and externally-supplied operation.

![Figure 8 – No-Load Input Power.](image-url)
7.3 **Thermal Performance**

The single-phase inverter thermal performance was measured using the DC input power at 325 VDC applied directly across the input capacitor C1 during half-load (35 W) and full-load (70 W) output power in self-supplied and externally-supplied operation at 29 °C room ambient temperature.

Single-phase inverter thermal scan in self-supplied operation.

**Figure 9** – 35 W Inverter Output Power.
Bx1: Half-Bridge U: 47.9 °C.
Bx2: Half-Bridge V: 47.7 °C.

**Figure 10** – 70 W Inverter Output Power.
Bx1: Half-Bridge U: 53.6 °C.
Bx2: Half-Bridge V: 55.0 °C.

Single-phase inverter thermal scan in externally-supplied operation.

**Figure 11** – 35 W Inverter Output Power.
Bx1: Half-Bridge U: 44.7 °C.
Bx2: Half-Bridge V: 45.8 °C.

**Figure 12** – 70 W Inverter Output Power.
Bx1: Half-Bridge U: 51.5 °C.
Bx2: Half-Bridge V: 52.9 °C.
The maximum device case temperature rise above the room ambient temperature in self-supplied and externally-supplied operation is illustrated below.

**Figure 13** – Device Case Temperature Rise.
7.4 Start-Up Operation

**Figure 14** – BPH and BPL-pin Voltages at Start-Up.
- CH1: $I_{\text{PHASE}}$, 500 mA / div.
- CH2: $V_{\text{BPH}}$, 10 V / div.
- CH3: $V_{\text{BPL}}$, 10 V / div.
- CH4: $V_{\text{INL}}$, 5 V / div.
- Time: 1 s / div.

**Figure 15** – Motor and PWM Waveforms during Start-Up.
- CH1: $I_{\text{PHASE}}$, 500 mA / div.
- CH2: $V_{\text{HBR}}$, 200 V / div.
- CH3: $V_{\text{INHtr}}$, 5 V / div.
- CH4: $V_{\text{INL}}$, 5 V / div.
- Time: 1 s / div.
- Zoom: 50 ms / div.
7.5 **Steady-State Operation**

7.5.1 Phase Current During Steady-State

![Figure 16](image1.png)

**Figure 16** — Phase Current at 35 W Inverter Output Power.
- CH1: $I_{PHASE}$, 300 mA / div. $I_{PHASE,RMS}$: 247.4 mA.
- CH3: $V_{INH}$, 5 V / div.
- CH4: $V_{INL}$, 5 V / div.
- Time: 10 ms / div.
- Zoom: 5 ms / div.

![Figure 17](image2.png)

**Figure 17** — Phase Current at 70 W Inverter Output Power.
- CH1: $I_{PHASE}$, 300 mA / div. $I_{PHASE,RMS}$: 354.5 mA.
- CH3: $V_{INH}$, 5 V / div.
- CH4: $V_{INL}$, 5 V / div.
- Time: 10 ms / div.
- Zoom: 5 ms / div.
7.5.2 Half-Bridge Voltages During Steady-State

**Figure 18** – Half-Bridge Voltages at 35 W Inverter Output Power.
CH1: $V_{\text{HB(U)}}$, 100 V / div. $V_{\text{HB(U)},\text{MAX}}$: 340.1 V.
CH2: $V_{\text{HB(V)}}$, 100 V / div. $V_{\text{HB(V)},\text{MAX}}$: 340.2 V.
Time: 2 ms / div.

**Figure 19** – Half-Bridge Voltages at 70 W Inverter Output Power.
CH1: $V_{\text{HB(U)}}$, 100 V / div. $V_{\text{HB(U)},\text{MAX}}$: 345.3 V.
CH2: $V_{\text{HB(V)}}$, 100 V / div. $V_{\text{HB(V)},\text{MAX}}$: 345.0 V.
Time: 2 ms / div.
7.5.3 /INH and INL Input Signals During Steady-State

Figure 20 – /INH and INL Signals at 35 W Inverter Output Power.
CH1: $I_{\text{PHASE}}$, 500 mA / div.
CH2: $V_{\text{HB}}$, 200 V / div.
CH3: $V_{\text{INH}}$, 5 V / div.
CH4: $V_{\text{INL}}$, 5 V / div.
Time: 20 ms / div.
Zoom: 200 $\mu$s / div. $f_{\text{PWM}}$: 10.05 kHz.

Figure 21 – /INH and INL Signals at 70 W Inverter Output Power.
CH1: $I_{\text{PHASE}}$, 500 mA / div.
CH2: $V_{\text{HB}}$, 200 V / div.
CH3: $V_{\text{INH}}$, 5 V / div.
CH4: $V_{\text{INL}}$, 5 V / div.
Time: 20 ms / div.
Zoom: 200 $\mu$s / div. $f_{\text{PWM}}$: 10.05 kHz.
7.5.4 Bypass Pin Voltages During Steady-State

**Figure 22** – BPH and BPL-pin Voltages at 35 W Inverter Output Power.
- CH1: $I_{PHASE}$, 500 mA / div.
- CH2: $V_{BPH}$, 10 V / div.
- CH3: $V_{BPL}$, 10 V / div.
- CH4: $V_{INL}$, 5 V / div.
- Time: 20 ms / div.
- Zoom: 5 ms / div.

**Figure 23** – BPH and BPL-pin Voltages at 70 W Inverter Output Power.
- CH1: $I_{PHASE}$, 500 mA / div.
- CH2: $V_{BPH}$, 10 V / div.
- CH3: $V_{BPL}$, 10 V / div.
- CH4: $V_{INL}$, 5 V / div.
- Time: 20 ms / div.
- Zoom: 5 ms / div.
7.5.5 Phase Current Information Output (IPH)

**Figure 24** – IPH Output Signal at 35 W Inverter Output Power.
- CH1: $I_{\text{PHASE}}$, 500 mA / div.
- CH2: $V_{\text{HB}}$, 200 V / div.
- CH4: $V_{\text{IPH}}$, 1 V / div.
- Time: 10 ms / div.
- Zoom: 2.5 ms / div.

**Figure 25** – IPH Output Signal at 70 W Inverter Output Power.
- CH1: $I_{\text{PHASE}}$, 500 mA / div.
- CH2: $V_{\text{HB}}$, 200 V / div.
- CH4: $V_{\text{IPH}}$, 1 V / div.
- Time: 10 ms / div.
- Zoom: 2.5 ms / div.
7.5.6 FREDFET Drain Voltage Slew Rate at Full Load

**Figure 26** – Drain Voltage (Turn-Off) 70 W Inverter Output Power.
CH1: $I_{\text{PHASE}}$, 500 mA / div.
CH2: $V_{\text{HB}}$, 50 V / div.
CH3: $V_{/\text{INH}}$, 5 V / div.
Time: 2 ms / div.
Zoom: 100 ns / div. Turn-Off Slew Rate: 2.21 V / ns.

**Figure 27** – Drain Voltage (Turn-On) 70 W Inverter Output Power.
CH1: $I_{\text{PHASE}}$, 500 mA / div.
CH2: $V_{\text{HB}}$, 50 V / div.
CH3: $V_{/\text{INH}}$, 5 V / div.
Time: 2 ms / div.
Zoom: 100 ns / div. Turn-On Slew Rate: 2.12 V / ns.
8 Device and System Level Protection and Monitoring

8.1 Integrated Cycle-by-Cycle Current Limit

Figures 28 and 29 illustrate the integrated cycle-by-cycle current limit of the BridgeSwitch devices. Resistor R14 and R16 were replaced by 133 kΩ (yielding a typical current limit of 0.630 A) to demonstrate the current limit.

![Figure 28](image1)

**Figure 28** – CH1: I\text{PHASE} 500 mA / div. I_{pk}: 625 mA.
CH2: V\text{HB}, 100 V / div.
CH3: V\text{FAULT}, 5 V / div.
Time: 10 ms / div.
Zoom: 100 μs / div. Low-Side FET Overcurrent U1.

![Figure 29](image2)

**Figure 29** – CH1: I\text{PHASE} 500 mA / div. I_{pk}: 592 mA.
CH2: V\text{HB}, 100 V / div.
CH3: V\text{FAULT}, 5 V / div.
Time: 10 ms / div.
Zoom: 100 μs / div. Low-Side FET Overcurrent U2.
8.2 **Two-level Device Over-Temperature Protection**

Figures 30 and 31 illustrate two-level device over-temperature warning and protection of the BridgeSwitch devices. An external heat source is applied to device U1 during operation.

![Figure 30](image1)

**Figure 30**  
- CH1: $I_{PHASE}$, 500 mA / div.  
- CH3: $V_{INH}$, 5 V / div.  
- CH4: $V_{INL}$, 5 V / div.  
- Time: 20 ms / div.  
- Zoom: 100 μs / div.  
- Over-Temperature Warning U1.

![Figure 31](image2)

**Figure 31**  
- CH1: $I_{PHASE}$, 500 mA / div.  
- CH3: $V_{INH}$, 5 V / div.  
- CH4: $V_{INL}$, 5 V / div.  
- Time: 20 ms / div.  
- Zoom: 100 μs / div.  
- Over-Temperature Protection U1.
8.3 **High-Voltage DC Bus Monitoring**

8.3.1 Undervoltage Thresholds

Figures 32 to 35 illustrate the four levels of undervoltage thresholds. BridgeSwitch device U2 senses the reduction in input voltage and provides the status report.

![Figure 32](image1)

**Figure 32** – 325 to 240 V<sub>DC</sub>, Slew Rate: 5 V / ms.
- CH1: I<sub>PHASE</sub>, 1 A / div.
- CH2: V<sub>DC INPUT</sub>, 50 V / div.
- CH3: V<sub>FAULT</sub>, 5 V / div.
- Time: 20 ms / div.
- Zoom: 100 µs / div. Undervoltage I<sub>UV100</sub> U2.

![Figure 33](image2)

**Figure 33** – 240 to 200 V<sub>DC</sub>, Slew Rate: 5 V / ms.
- CH1: I<sub>PHASE</sub>, 1 A / div.
- CH2: V<sub>DC INPUT</sub>, 50 V / div.
- CH3: V<sub>FAULT</sub>, 5 V / div.
- Time: 20 ms / div.
- Zoom: 100 µs / div. Undervoltage I<sub>UV85</sub> U2.
Figure 34 — 200 to 160 V<sub>DC</sub>, Slew Rate: 5 V / ms.
CH1: I<sub>PHASE</sub>, 1 A / div.
CH2: V<sub>DC INPUT</sub>, 50 V / div.
CH3: V<sub>FAULT</sub>, 5 V / div.
Time: 20 ms / div.
Zoom: 100 µs / div. Undervoltage I<sub>UV70</sub> U2.

Figure 35 — 160 to 130 V<sub>DC</sub>, Slew Rate: 5 V / ms.
CH1: I<sub>PHASE</sub>, 1 A / div.
CH2: V<sub>DC INPUT</sub>, 50 V / div.
CH3: V<sub>FAULT</sub>, 5 V / div.
Time: 20 ms / div.
Zoom: 100 µs / div. Undervoltage I<sub>UV55</sub> U2.
8.3.2 Overvoltage Threshold

Figures 36 and 37 illustrate the overvoltage threshold and hysteresis. BridgeSwitch device U2 senses the increase in input voltage and provides the status report.

**Figure 36** – 325 to 425 V\textsubscript{DC}, Slew Rate: 5 V / ms.
CH1: I\textsubscript{PHASE}, 1 A / div.
CH2: V\textsubscript{DC INPUT}, 50 V / div.
CH3: V\textsubscript{FAULT}, 5 V / div.
Time: 20 ms / div.
Zoom: 100 μs / div. Overvoltage I\textsubscript{OV} U2.

**Figure 37** – 425 to 325 V\textsubscript{DC}, Slew Rate: 5 V / ms.
CH1: I\textsubscript{PHASE}, 1 A / div.
CH2: V\textsubscript{DC INPUT}, 50 V / div.
CH3: V\textsubscript{FAULT}, 5 V / div.
Time: 20 ms / div.
Zoom: 100 μs / div. Device Ready (no faults) U2.
9 Abnormal Motor Operation

This section provides the results of the abnormal operation tests performed on the DER-872 inverter board. The abnormal operation test complies with the abnormal test for appliances with motors as described in IEC 60335-1 standard (safety of household and similar electrical appliances). The abnormal operation tests cover the following:

1. Motor stall conditions
2. Motor operation during overload
3. Motor winding disconnect during operation

The test results demonstrate the integrated protection mechanism feature of BridgeSwitch under such abnormal operations without microcontroller intervention for protection.

9.1 Motor Stall Conditions

Figures 38 and 39 illustrate the motor stall during start-up and running operation. Motor is non-operational during testing with no damage to device or motor during or after testing.

![Figure 38 - Motor Stalled During Start-Up Condition.](image-url)

**Figure 38** – Motor Stalled During Start-Up Condition.

CH1: I_{PHASE}, 500 mA / div.
CH3: V_{THRE}, 5 V / div.
CH4: V_{INL}, 5 V / div.
Time: 20 ms / div.
Zoom: 100 μs / div. Low-Side FET Overcurrent U2.
Figure 39 – Motor Stalled During Running Condition.

CH1: $I_{PHASE}$, 500 mA / div.
CH3: $V_{INH}$, 5 V / div.
CH4: $V_{INL}$, 5 V / div.
Time: 20 ms / div.
Zoom: 100 µs / div. Low-Side FET Overcurrent U2.
9.2  **Motor Overload During Operation**

Figures 40 illustrates the motor overload during operation. Motor will stall upon overload during testing with no damage to device or motor during or after testing.

**Figure 40**  
CH1: \(I_{\text{PHASE}}\) 500 mA / div.  
CH3: \(V_{\text{INH}}\) 5 V / div.  
CH4: \(V_{\text{INL}}\) 5 V / div.  
Time: 20 ms / div.  
Zoom: 100 \(\mu\)s / div. Low-Side FET Overcurrent U1.
9.3 **Motor Winding Disconnect During Operation**

Figures 41 illustrates the motor winding disconnect during operation. Winding disconnection results to a signal distortion in the FAULT bus. Overcurrent faults occur after the high-side driver not ready fault and the motor will stall during testing with no damage to device or motor during or after testing.

![Figure 41](image-url)

**Figure 41** – CH1: $I_{PHASE}$, 1 A / div.
CH2: $V_{BPH}$, 10 V / div.
CH3: $V_{FAULT}$, 5 V / div.
CH4: $V_{INL}$, 5 V / div.
Time: 10 ms / div.
Zoom: 100 µs / div. High-Side Driver Not Ready U1.
10 Appendix

10.1 Inverter Circuit Board Manual

Figure 42 illustrates the locations and functions of all connectors for the single-phase inverter board.

![Inverter Circuit Board](image)

**Figure 42** – Single-Phase Inverter Board Connectors.

The AC input required to operate the inverter board is connected through test points, TP1 and TP2.

The single motor winding is connected through quick-connect solder tabs, J1 and J2. The half-bridge output of device U1 is connected to J1 while the half-bridge output of device U2 is connected to J2.

The inverter control and external bias are connected through the male header connector, J3. Figure 43 illustrates the physical specifications of the male header connector J3. The functions tied to this connector include the pull-up supply for the communication bus, control input signals, optional system monitor input, phase current information output signals and the external supply for low-side capacitor bias. Table 4 illustrates the pin assignments and detailed information for the male header connector J3.
**Figure 43** – Inverter Control and External Bias Connector Specifications.

<table>
<thead>
<tr>
<th>Pin No</th>
<th>Signal</th>
<th>Type</th>
<th>Details</th>
</tr>
</thead>
<tbody>
<tr>
<td>1</td>
<td>VDD</td>
<td>Input</td>
<td>Pull-up supply for communication for status update communication bus, 3.3 V and 5 V compatible</td>
</tr>
<tr>
<td>2</td>
<td>FAULT</td>
<td>Input/Output</td>
<td>Single-wire, bidirectional communication bus (open-Drain)</td>
</tr>
<tr>
<td>3</td>
<td>IPH_U</td>
<td>Output</td>
<td>Instantaneous phase current information output of device U1</td>
</tr>
<tr>
<td>4</td>
<td>INL_U</td>
<td>Input</td>
<td>Gate-drive signal for low-side FREDFET of device U1, active high, 3.3 V and 5 V compatible</td>
</tr>
<tr>
<td>5</td>
<td>/INH_U</td>
<td>Input</td>
<td>Gate-drive signal for high-side FREDFET of device U1, active low, 3.3 V and 5 V compatible</td>
</tr>
<tr>
<td>6</td>
<td>SM</td>
<td>Input</td>
<td>System monitor input (e.g. high-voltage DC bus monitoring, system level temperature monitoring)</td>
</tr>
<tr>
<td>7</td>
<td>IPH_V</td>
<td>Output</td>
<td>Instantaneous phase current information output of device U2</td>
</tr>
<tr>
<td>8</td>
<td>INL_V</td>
<td>Input</td>
<td>Gate-drive signal for low-side FREDFET of device U2, active high, 3.3 V and 5 V compatible</td>
</tr>
<tr>
<td>9</td>
<td>/INH_V</td>
<td>Input</td>
<td>Gate-drive signal for high-side FREDFET of device U2, active low, 3.3 V and 5 V compatible</td>
</tr>
<tr>
<td>10</td>
<td>GND</td>
<td>n/a</td>
<td>Ground reference for connector input and output signals, inverter and system MCU</td>
</tr>
<tr>
<td>11</td>
<td>GND</td>
<td>n/a</td>
<td>Ground reference for connector input and output signals, inverter and system MCU</td>
</tr>
<tr>
<td>12</td>
<td>+17V</td>
<td>Input</td>
<td>External supply for low-side bypass capacitor bias</td>
</tr>
</tbody>
</table>

**Table 4** – Inverter Board Interface Connector Pin Assignments.
10.2 Status Word Encoding

BridgeSwitch uses a 7-bit word followed by a parity bit to report a status update. Table 5 summarizes how various conditions are encoded. The 7-bit word consists of five blocks with status changes grouped together that cannot occur at the same time. This enables simultaneous reporting of multiple fault conditions to the system MCU.

The status register entry in the bottom row (7-bit word “000 00 0 0”) encodes Device Ready status and is used to communicate a successful power-up sequence. The device also sends it to acknowledge a status request sent by the system MCU in case no fault condition is present at the time. The parity bit is generated using odd parity.

<table>
<thead>
<tr>
<th>FAULT</th>
<th>Bit 0</th>
<th>Bit 1</th>
<th>Bit 2</th>
<th>Bit 3</th>
<th>Bit 4</th>
<th>Bit 5</th>
<th>Bit 6</th>
</tr>
</thead>
<tbody>
<tr>
<td>HV bus OV</td>
<td>0</td>
<td>0</td>
<td>1</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>HV bus UV 100%</td>
<td>0</td>
<td>1</td>
<td>0</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>HV bus UV 85%</td>
<td>0</td>
<td>1</td>
<td>1</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>HV bus UV 70%</td>
<td>1</td>
<td>0</td>
<td>0</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>HV bus UV 55%</td>
<td>1</td>
<td>0</td>
<td>1</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>System thermal fault</td>
<td>1</td>
<td>1</td>
<td>0</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>LS Driver not ready(^1)</td>
<td>1</td>
<td>1</td>
<td>1</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>LS FET thermal warning</td>
<td></td>
<td>0</td>
<td>1</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>LS FET thermal shutdown</td>
<td></td>
<td>1</td>
<td>0</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>HS Driver not ready(^2)</td>
<td></td>
<td>1</td>
<td>1</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>LS FET over-current</td>
<td></td>
<td></td>
<td>1</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>HS FET over-current</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td>1</td>
</tr>
<tr>
<td>Device Ready (no faults)</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
</tr>
</tbody>
</table>

Notes:
1. Includes XL-pin open/short circuit fault,IPH pin to XL pin short circuit, and trim bit corruption
2. Includes HS-to-LS communication loss, V\(_{BPH}\) or internal 5 V rail out of range, and XH pin open/short-circuit fault

Table 5 – Status Word Encoding.
10.3 **Test Bench Set-up**

Figure 44 illustrates the test bench used to obtain the performance data of the single-phase inverter in this report. Table 6 details the specific equipment used in this report.

![Populated Circuit Board Photograph](image)

**Figure 44** – Populated Circuit Board Photograph.

<table>
<thead>
<tr>
<th>Test Bench Item</th>
<th>Model/Specification</th>
</tr>
</thead>
<tbody>
<tr>
<td>HV DC Source</td>
<td>Keysight 6812B</td>
</tr>
<tr>
<td>Oscilloscope</td>
<td>Tektronix MSO58</td>
</tr>
<tr>
<td>LV DC Source</td>
<td>Topward 6303A</td>
</tr>
<tr>
<td>Input &amp; Output Power Meter</td>
<td>Yokogawa W310E</td>
</tr>
<tr>
<td>Single-Phase Motor</td>
<td>NRG118/0800-3612 EC Centrifugal Fan</td>
</tr>
<tr>
<td>DER-872</td>
<td>Single-Phase Inverter</td>
</tr>
<tr>
<td>Controller Board</td>
<td>CY8CKIT-042 Pioneer Kit</td>
</tr>
</tbody>
</table>

**Table 6** – Test Bench Details.
10.4 *Inverter Output Power Measurement*

Figure 45 illustrates the wattmeter configuration used to obtain the inverter input and output power in this report.

![Inverter Input and Output Power Measurement Diagram](image)

**Figure 45** – Inverter Input and Output Power Measurement Diagram.
10.5 **Current Capability and Ambient Temperature**

Figure 46 illustrates the RMS current capability of the DER-872 single-phase inverter board. It shows two curves with two BRD1261C devices operating in self-supplied or externally-supplied operation at the respective BPL pins. Each curve details the available continuous RMS current at different board ambient temperatures with a package temperature of 100 °C.

![Figure 46 – Device Case Temperature Rise.](image)
## 11 Revision History

<table>
<thead>
<tr>
<th>Date</th>
<th>Author</th>
<th>Revision</th>
<th>Description &amp; Changes</th>
<th>Reviewed</th>
</tr>
</thead>
<tbody>
<tr>
<td>17-Jun-20</td>
<td>NAM</td>
<td>1.0</td>
<td>Initial Release.</td>
<td>Apps &amp; Mktg</td>
</tr>
</tbody>
</table>
For the latest updates, visit our website: www.power.com

Reference Designs are technical proposals concerning how to use Power Integrations’ gate drivers in particular applications and/or with certain power modules. These proposals are “as is” and are not subject to any qualification process. The suitability, implementation and qualification are the sole responsibility of the end user. The statements, technical information and recommendations contained herein are believed to be accurate as of the date hereof. All parameters, numbers, values and other technical data included in the technical information were calculated and determined to our best knowledge in accordance with the relevant technical norms (if any). They may base on assumptions or operational conditions that do not necessarily apply in general. We exclude any representation or warranty, express or implied, in relation to the accuracy or completeness of the statements, technical information and recommendations contained herein. No responsibility is accepted for the accuracy or sufficiency of any of the statements, technical information, recommendations or opinions communicated and any liability for any direct, indirect or consequential loss or damage suffered by any person arising therefrom is expressly disclaimed.

Power Integrations reserves the right to make changes to its products at any time to improve reliability or manufacturability. Power Integrations does not assume any liability arising from the use of any device or circuit described herein. POWER INTEGRATIONS MAKES NO WARRANTY HEREIN AND SPECIFICALLY DISCLAIMS ALL WARRANTIES INCLUDING, WITHOUT LIMITATION, THE IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE, AND NON-INFRINGEMENT OF THIRD PARTY RIGHTS.

Patent Information

The products and applications illustrated herein (including transformer construction and circuits’ external to the products) may be covered by one or more U.S. and foreign patents, or potentially by pending U.S. and foreign patent applications assigned to Power Integrations. A complete list of Power Integrations’ patents may be found at www.power.com. Power Integrations grants its customers a license under certain patent rights as set forth at http://www.power.com/ip.htm.

Power Integrations, the Power Integrations logo, CAPZero, ChiPhy, CHY, DPA-Switch, EcoSmart, E-Shield, eSIP, eSOP, HiperPLC, HiperPFS, HiperTFS, InnoSwitch, Innovation in Power Conversion, InSOp, LinkSwitch, LinkZero, LYTSwitch, SENZero, TinySwitch, TOPSwitch, PI, PI Expert, SCALE, SCALE-1, SCALE-2, SCALE-3 and SCALE-iDriver, are trademarks of Power Integrations, Inc. Other trademarks are property of their respective companies. ©2019, Power Integrations, Inc.